# Metrology Challenges for 45nm Strained-Si Devices

V. Vartanian, M. Sadaka, S. Zollner, A. V-Y. Thean, T. White, B-Y. Nguyen, M. Zavala, L. McCormick, L. Prabhu, D. Eades, S. Parsons, K. Kim, J. Jiang, V. Dhandapani, J. Hildreth, R. Powers, G. Spencer, N. Ramani, J. Mogab M. Kottke\*, M. Canonico\*, Q-H. Xie\*, X-D. Wang\*, J. Vella\*, L. Contreras\*, D. Theodore\*, R. Gregory\*, B. Lu\*, T. Kriske\*, R. Liu<sup>†</sup>

Advanced Products Research and Development Laboratory Technology Solutions Organization Freescale Semiconductor, 3501 Ed Bluestein Blvd., MD:K-10, Austin, TX 78721 \*Freescale Semiconductor, 2100 East Elliot Rd., MD:EL622, Tempe, AZ 85284 †School of Microelectronics, Fudan University, Shanghai, China

2005 International Conference on Characterization and Metrology for ULSI Technology March 15, 2005



## Agenda

## ✓ Overview of Strained Si

- Metrology for Strained-Si
- ✓ Metrology for Defect Analysis
- ✓ Metrology for Substrate Characterization
- ✓ Metrology for Process Effects
- Emerging In-Line Metrology
- Summary



## ✓ Overview of Strained Si

Metrology for Strained-Si Metrology for Defect Analysis Metrology for Substrate Characterization Metrology for Process Effects Emerging In-Line Metrology Summary

March 15, 2005 3 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



### **Limits of Transistor Scaling**



Challenge: maintain high drive current while simultaneously reducing power supply voltage

Traditional Scaling: leads to direct tunneling and high off-state current, and short-channel effects

frees

semiconductor

**Solution: strained-Si** 

- higher electron and hole mobilites
- compatable with CMOS processing

Marc

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas



## **Effects of Strained-Si Channels on Mobilities**



•Biaxial tensile strain increases electron and hole mobility above the universal mobility curve at high effective fields

•Higher mobility linearly increases drive current improved circuit speed without requiring new device structures

\*Strained-Si is closely compatible with traditional CMOS processing



March 15, 2005 5 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## Where's the Enhancement Coming From?



Greater levels of strain in the Si are required to effect the same hole mobility enhancement compared to electrons.

March 15, 2005

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

semiconductor

Reduced intervalley

•In-plane and out-of-

plane reduced effective mass (60% in 30% Ge) Splits bands/valleys

scattering

## **Overview of Strained Si**

 Metrology for Strained-Si Metrology for Defect Analysis Metrology for Substrate Characterization Metrology for Process Effects Emerging In-Line Metrology Summary

March 15, 2005 7 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



## Film morphology

- Thickness of SOI layers
- Thickness of ultra-thin and stacked films
- Thickness of SiGe and Ge profile (graded or uniform)
- Magnitude and local variation of stress in Si channel (global vs local)
- Film quality
  - Dislocation densities (TD's, MD's, pile-ups, twins) at buffer/channel interface)
  - Roughness of Si/SiGe interface and Si surface
  - Ge out-diffusion into Si channel and dopant diffusion in SiGe (as compared to Si)

## Preferred tool requirements

- Non-destructive (product wafers)
- Small spot size (need high spatial resolution)—patterned wafers
- Sensitivity to process drift; thermal stability of layers
- Need metrology to distinguish interfaces from bulk

## Need development of new and emerging measurement technologies



#### •Film Thickness Measurement

- -Transmission Electron Microscopy (TEM)
- -Spectroscopic Ellipsometry (SE)
- -X-ray Reflectivity (XRR)
- -X-ray Diffraction (XRD)
- -Secondary Ion Mass Spectrometry (SIMS)
- -Auger Electron Spectrometry
- -Rutherford Backscattering Spectrometry (RBS)

#### Elemental Composition

- -X-ray Fluorescence (XRF)
- -X-ray Diffraction (XRD)
- -Auger Electron Spectrometry
- -Spectroscopic Ellipsometry (SE)
- -Secondary Ion Mass Spectrometry (SIMS)
- -Rutherford Backscattering Spectrometry (RBS)
- -Energy Dispersive Spectroscopy (EDS/TEM)

#### Lattice Strain Characterization

- –X-Ray Diffraction (XRD)
- -UV Raman Spectroscopy
- -High Resolution Lattice Image (HRTEM)

#### Surface/Interface Roughness

–X-Ray Reflectivity (XRR)–Atomic Force Microscopy (AFM)–Transmission Electron Microscopy (TEM)

#### Defect Density Inspection

- -UV Raman Spectroscopy (Crystallinity)
- -Transmission Electron Microscopy (TEM)
- -Infrared Photoluminescence (PL)
- -Schimmel Etch (for Etch Pit Density)



## **Transmission Electron Microscopy (TEM)**

#### Capabilities

- Multi-layer thickness capability
- Excellent defect detection
- Elemental composition (with EDS)

### Advantages

- Provides accurate film thickness
- Excellent contrast between films
- Provides film interface information
- Provides information on crystallinity
- High resolution (higher than SEM)

## Disadvantages

- Destructive; samples need thinning, down to <50 μm</li>
- Specimen preparation is time and labor intensive (2-3 hrs typical)
- Image artifacts require expert interpretation of micrographs
- Samples may be sensitive to electronbeam damage
- Sample may not be representative





March 15, 2005 10 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

#### All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## **Spectroscopic Ellipsometry (SE)**

## Capabilities

- Uses polarized light for stacked film optical thickness (refractive index)
- Elemental composition

## Advantages

- Rapid
- Non-destructive
- Many in-line systems available
- Small spot size (25  $\mu$ m) for features

## Disadvantages

- Requires transparent films
- Does not measure quantities directly
- Quantifiable only with standards
- Difficult for thin conformal Si layer on rough relaxed SiGe
- Problems with fits when substrate stress is different from model stress

# Need expanded SE models for high Ge concentration



Launched by Motorol

semiconductor

March 15, 2005

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas



11

## **Spectroscopic Ellipsometry (SE)**



Sample was rough (typical for thick relaxed SiGe)

• Problems with fit (red)

• Fitting strained Si ellipsometry data with unstrained Si optical constants yields questionable results  Limitations of SE--changes in optical properties from process-induced relaxation

Requires more accurate models

<u>Optical constants change as a function of strain.</u> Need a more robust technique if optical constants change.

March 15, 2005 12 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



## Alternative to SE: X-Ray Reflectivity Spectrometry (XRR)

## Capabilities

- Stacked film thickness, density, surface/interface roughness
- Most accurate in-line thin film metrology

## Advantages

- Nondestructive
- Rapid
- X-rays penetrate optically opaque films

## Disadvantages

- Works best on smooth samples; diffuse scattering on rough samples lowers beam intensity reaching deep layers
- Sensitive to wafer smoothness and curvature
- Spot size, 80µm x ~3mm
- Ge diffusion reduces density contrast



March 15, 2005

13

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

Launched by Motorola

## X-ray Diffraction (XRD)

## **Capabilities**

- Strain/stress
- Film thickness
- Composition

## **Advantages**

- In-line monitoring tools available
- Non-destructive
- Rapid
- High-accuracy

## Disadvantages

- Strain measurement straight-forward only on bulk Si wafers
- Strain measurement on SOI wafers is timeconsuming
- Requires triple-axis reciprocal space maps



# Capable of determining substrate off-cut and layer tilt



March 15, 2005 14 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## **XRD Stress Measurement on SOI Using Reciprocal Space Maps**



#### **Fully Strained SiGe substrate**

Fully strained layer (neglecting layer tilt) appears directly below the substrate. This confirms that the SiGe epilayer is nearly fully strained. A fully relaxed layer should appear along the arrow to the bottom right.

#### **Fully Relaxed SiGe substrate**

Fully strained layer (neglecting layer tilt) appears directly below the Si substrate. This confirms that the SiGe epilayer is nearly fully relaxed.



March 15, 2005

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

15

## Secondary Ion Mass Spectrometry (SIMS)

#### Capabilities

- Elemental composition and film thickness
- Determination of dopant profiles
- Identification of surface and bulk contaminants; Ge up-diffusion into Si channel (SGOI)

#### Advantages

- ppm/ppb detection sensitivity
- All elements detectable (H to U)
- Analysis possible on conductive or insulating samples
- Compositional maps are attainable

#### Disadvantages

Destructive

March 15, 2005

- Quantifiable only with standards
- Isobaric mass interferences
- Time intensive data collection
- Nonlinear Ge yield with composition, charging
- Degradation of depth resolution for thin conformal Si layers on rough SiGe buffer



# Oxide at Si and SiGe interface: effect of queue time between HF-last clean and epi.



16

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## Auger Spectroscopy

#### Capabilities

- Film thickness and elemental composition
- Sputter depth-profiling of multi-layered structures and films

### Advantages

- Excellent spatial resolution—can analyze particles as small as 300 Å
- Excellent depth resolution-approximately 30Å
- Quantitative—good for quick stoichiometric checks
- Minimum detection sensitivity of a few atomic percent

### Disadvantages

- Destructive
- Sample must be vacuum compatible
- Small sample—a few cm<sup>2</sup>, same as SEM (full wafer tools available)
- Cannot detect H or He; 3 e<sup>-</sup> process
- Charging may affect data collection on insulating samples
- Auger electron energy interferences exist (e.g., Ti & N)



Strained Si on thick SiGe buffer layer on bulk wafer



## Rutherford Backscattering (RBS)

#### Capabilities

- Elemental composition and film thickness
- Multilayer capability
- Energy of a backscattered particle determines mass of the target atom

### Advantages

- Rapid analysis; no standards required; simple spectra
- Sensitive to heavy elements in light matrix
- Analysis possible on conductive or insulating samples

### Disadvantages

- Destructive
- Insensitive to light elements in a heavy matrix
- Requires smooth surface



| Wafer<br>(SiGe on SOI) | SE-<br>Average<br>SiGe<br>Thickness<br>(Å) | SE-Average<br>Ge<br>Composition<br>(%) | Auger SiGe<br>Thickness<br>(A ± 100Å) | Auger Ge<br>Composition<br>(%) | TEM SiGe<br>Thickness<br>(Å) | RBS SiGe<br>Thickness<br>(A ± 100Å) | RBS Ge<br>Composition<br>(%) | SIMS Ge<br>Composition<br>(%) |
|------------------------|--------------------------------------------|----------------------------------------|---------------------------------------|--------------------------------|------------------------------|-------------------------------------|------------------------------|-------------------------------|
| Wafer 1 C              | 1260                                       | 23.63                                  | 1390                                  | 23.6                           | 1290-1360                    | 1300                                | 23.5                         | 19.5                          |
| Wafer 1 E              |                                            |                                        |                                       |                                | 1250-1270                    | 1300                                | 21.7                         | 21.2                          |
| Wafer 2 C              | 1658                                       | 27.00                                  | 1828                                  | 30.2                           | 1770-1880                    | 1700                                | 29.6                         | 27.2                          |
| Wafer 2 E              |                                            |                                        |                                       |                                | 1620                         | 1500                                | 27.9                         | 37.0                          |
| Wafer 3 C              | xx                                         | XX                                     | 1935                                  | 35.4                           | 1700-2000                    | 1800                                | 35.0                         | 36.6                          |
| Wafer 3 E              |                                            |                                        |                                       |                                | 1120-1300                    | 1700                                | 34.8                         | 29.5                          |
| Wafer 4 C              | xx                                         | XX                                     | 1795                                  | 41.1                           | 1420-1980                    | 1700                                | 40.9                         | 44.4                          |
| Wafer 4 E              |                                            |                                        |                                       |                                | 1500-1960                    | 1700                                | 42.1                         | 39.0                          |



18

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## X-ray Fluorescence Spectrometry (XRF)

## Capabilities

- Multi-element composition
- Good precision
- Fluorescence intensity is proportional to atomic density

### **Advantages**

- Spot size (40µm)
- ppm capability in a few cases; more commonly, 0.01% detection limits
- Simple spectra
- Whole wafer analysis
- Non-destructive

### **Disadvantages**

March 15, 2005

- Calibration standards required
- Some elements (e.g. Ge) have low fluorescence yield (long acquisition times)
- Matrix effects (fluorescence absorption and enhancement) must be compensated
- Only elements beyond O detectable



#### SiGe Ge Map by XRF





## Strain and Composition Measurement: UV Raman

#### Capabilities

- Composition, crystallinity, strain/stress
- Phonon frequency shift in Si used to determine strain in Si channel
- Peak broadening related to defects: dislocations, disorder, Ge outdiffusion, strain nonuniformity

## Advantages

- Non-destructive, no sample preparation
- Rapid (364 nm Ar-ion laser resonance Raman 10X faster than 325 nm He-Cd laser non-resonance Raman)
- Small spot size (0.4 µm)
- Not affected much by roughness
- -Control of penetration depth (325nm <10 nm)

#### Disadvantages

- No in-line monitoring tools available for patterned wafers
- Requires complex data interpretation
- Ge composition variation (out-diffusion) affects accuracy of derived strain value.

#### March 15, 2005

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

20

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



semiconducto

## **Atomic Force Microscopy (AFM)**

#### Capabilities

 Provides high-resolution surface roughness and atomic structure measurements

#### **Advantages**

No sample preparation required

#### Disadvantages

- Small sampling area
- No chemical information provided
- Time-intensive
- Resolution affected by tip wear

High temperature H<sub>2</sub> bakes eliminate O at SiGe/SiGe interface after SiGe regrowth, but SiGe relaxes increasing surface roughness





March 15, 2005 21 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



## Schimmel Etch

#### Capabilities

- Used when defect density is too low for TEM (sets upper limit of TDD =  $1e7/cm^2$ )
- -Technique for assessing damage introduced into silicon wafer
- The count of pits provides a quantity for damage intensity
- Using preferential etching, the damage of the surface boundary zone in the Si wafer, esp. dislocations and microcracks, are detected

#### **Advantages**

- Rapid and sensitive
- Applicable to large areas
- Reliable way of determining defect density
- Simple interpretation

#### Disadvantages

Destructive

**Before Etching** After Etching **Threading Dislocations** 

High density of misfit dislocations near the interface between SiGe and BOX.

Some misfit dislocations are observed with faint contrast.

March 15, 2005 22 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

#### All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

# Overview of Strained Si Metrology for Strained-Si ✓ Metrology for Defect Analysis Metrology for Substrate Characterization Metrology for Process Effects Emerging In-Line Metrology Summary

March 15, 2005 23 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



## Material Challenges for Strained-Si—Critical Thickness



900°C 750°C 500°C 550°C 625°C RELAXED ш **WETASTABL** 900°C EQUILIBRIUM (STABLE) 0.50 0.60 0.20 0.30 0.40 Ge fraction, x

• MD's set an upper limit for strained-Si thickness for a given Ge concentration.

Critical thickness decreases with increased Ge content and temperature.



### Material Challenges for Strained-Si—Misfit (MD) and Threading Dislocations (TD)



Pseudomorphic growth smooth, no defects A and B match at the interface



Gliding mechanisms cause dislocations

- Device performance sets upper limit on dislocation density and roughness
- Non-uniform spatial strain distribution
- Spatial uniformity of strain
- In-line metrology with high spatial resolution required with shallow penetration depth for surface layer analysis



March 15, 2005 25 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## Ultrathin Si (~10 nm) on SiGe—Correlation of UV Raman and AFM: Effect of Relaxation on Surface Roughness



#### Higher SiGe relaxation=>More biaxial Si tensile strain => more cross hatch pattern

semiconductor

#### March 15, 2005 26 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## Material Challenges for Strained-Si—Misfit (MD) and Threading Dislocations (TD)

# Dislocations confined in the gradient buffer layer region.

- MD's in the buffer develop into threading dislocation (TD) segments.
- TD's act as diode leakage sites and must be reduced preferably below 1.0×10<sup>4</sup>defects/cm<sup>2</sup>.





Optical image of delineated sample shows TDs as dots and MD as lines.



Launched by Motoro

semiconductor

## **These techniques are all destructive!**

100 nm

#### March 15, 2005

27

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## Importance of Reducing Defect Density



• Application (High-Performance/Low-Power) determines choice of Ge content.



March 15, 2005 28 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004





 Metrology for Substrate Characterization Metrology for Process Effects Emerging In-Line Metrology Summary



## **Strained-Si Substrate Options**



2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

semiconductor

Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

## I. Strained-Si on Bulk Substrates

• Auger, and SIMS show the Ge profile in the graded SiGe, SiGe buffer and strained Si.

• AFM shows RMS ~3nm and a crosshatch pattern.

• Si cap strain is 99% (SiGe 99% relaxation) based on ~17% Ge; excellent crystallinity compared to Si reference.

• Etch pit density ~ <5e4 defects/cm<sup>2</sup>.



| sample       | Auger<br>%Ge |                  | Si-Si/Si phonon           |                          |                     |                   |               |                     |                   |               |               |                     |                                        |
|--------------|--------------|------------------|---------------------------|--------------------------|---------------------|-------------------|---------------|---------------------|-------------------|---------------|---------------|---------------------|----------------------------------------|
|              |              | measured<br>freq | fully<br>strained<br>freq | shift from<br>relaxed Si | remaining<br>strain | relaxed<br>strain | max<br>strain | remaining<br>stress | relaxed<br>stress | max<br>stress | %<br>strained | measured<br>FWHM    | % deviation<br>from relaxed<br>Si FWHM |
|              | (%)          | (cm⁻¹)           | (cm⁻¹)                    | (cm <sup>-1</sup> )      |                     |                   |               | (GPa)               | (GPa)             | (GPa          | (%)           | (cm <sup>-1</sup> ) | (%)                                    |
| Si reference |              | 520.70           |                           | 0.00                     | 0.0000              | 0.0000            | 0.0000        | 0.00                | 0.00              | 0.00          | 0.0           | 3.64                | 0.0                                    |
| center       | 17.6         | 515.67           | 515.62                    | -5.03                    | 0.0065              | 0.0001            | 0.0066        | 1.17                | 0.01              | 1.19          | 99.1          | 3.53                | -2.9                                   |
| mid          | 17.3         | 515.79           | 515.71                    | -4.91                    | 0.0064              | 0.0001            | 0.0065        | 1.15                | 0.02              | 1.16          | 98.4          | 3.50                | -4.0                                   |
| edge         | 17.2         | 515.80           | 515.74                    | -4.90                    | 0.0064              | 0.0001            | 0.0064        | 1.14                | 0.01              | 1.16          | 98.8          | 3.65                | 0.2                                    |
|              | _            |                  |                           | 31                       |                     |                   |               |                     |                   |               |               | Lau                 | nched by Motorol                       |

semiconductor

March 15, 2005

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

### I. Strained-Si on Bulk Substrates



2005 International Conference on Characterization and Metrology for ULSI Techno  $\frac{1 \ \mu m}{2}$ Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

Si

semiconductor

## Layer Transfer Approach—Strained-Si on SOI



#### SGOI:

- Bond relaxed SiGe on bulk substrates.
- Epitaxially grown strained-Si channel on relaxed SiGe.

## Challenges

- Need two wafers, a donor and a handle wafer.
- Defectivity only as good as starting material.

## SSOI:

- Bond Strained Si on relaxed SiGe on bulk substrates.
- Etch SiGe selectively and stop on strained Si.

## **Advantages**

- Transfer thin layers directly on Box.
- Strained Si directly on insulator or relaxed SiGe directly on insulator.



March 15, 2005 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

33

## II. Strained-Si on SiGe-On-Insulator (SGOI) Substrates—Layer Transfer

• TEM x-section shows TSi=15nm and TSiGe=50nm.

 Very good Si/SiGe and SiGe/Box interfaces with no observed defects.

• Smooth surface (RMS~0.15nm).

• Etch pit density of 1e6 defects/cm<sup>2</sup>.

•88% relaxation based on ~21% Ge.



540

Launched by Motorol

semiconductor

March 15, 2005

2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas

34

Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004 • Eliminates the need for SiGe below the strained-Si.

 Eliminates processing challenges associated with Ge.

• Si layer achieves 97% of maximum achievable strain.

• Smooth surface, RMS~ 0.49nm.

• Dislocation density is at least 1e6 defects/cm<sup>2</sup>.



| sample | Si-Si/Si freq       |                          |        |        |                  |                     |               | Si-Si/Si                | Si-Si/SiGe |                     |
|--------|---------------------|--------------------------|--------|--------|------------------|---------------------|---------------|-------------------------|------------|---------------------|
|        | measured            | shift from<br>relaxed Si | strain | stress | %Ge<br>trans wfr | fully<br>strained   | %<br>strained | measured %<br>deviation |            | fully relaxed       |
|        | (cm <sup>-1</sup> ) | (cm <sup>-1</sup> )      |        | (GPa)  | (%)              | (cm <sup>-1</sup> ) | (%)           | (cm <sup>-1</sup> )     | (%)        | (cm <sup>-1</sup> ) |
| SSOI   | 513.36              | -7.34                    | 0.0073 | 1.31   | 20.0             | 513.10              | 96.6          | 4.50                    | 21         |                     |

March 15, 2005 35 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004





• Condensation involves oxidation of epitaxial SiGe, where Ge gets rejected and SiO<sub>2</sub> is grown on top.

• Oxide is later etched off before a strained-Si cap is deposited on the enriched and relaxed SiGe.

## Advantages

- Ultra-thin SiGe with high level of Ge enrichment.
- Allows balance between strain, thickness, Ge content

## **Challenges**

• Achieving full relaxation while maintaining low defect density.

semiconductor









MDs at the interface between the strained Si channel and SiGe layer.
After annealing at 900°C for 60 sec density of MD increased ~2x.

March 15, 2005 38 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



## **Process Challenges: Effect of CMP on SiGe Surface Roughness**

Cross-hatch pattern causes spatial strain variation; correlates well with micro-Raman mapping.
Characteristic of graded SiGe layer.

Can create problems for lithography and surface inspection.
Reduces the mobility of strained Si.

 Promotes dislocation formation at localized high stress regions.



#### **Micro-Raman mapping**

\*Relaxation causes cross-hatching.
\*Chemical mechanical polishing (CMP) reduces cross-hatching.







## **Emerging Technologies—Raman Stress Mapping**

 Multi-site UV-Raman for strain and crystallinity assessments

 Needed for devicelevel assessments



Strain variations affect device performance

semiconductor



## **Emerging Technologies—Infrared Photoluminescence (PL)**

### Capabilities

 Light is directed onto a sample (photoexcitation); excess energy is dissipated through luminescence

Identifies defects (MD, TDD, pile-ups)

Intensity and spectral content is a measure of material properties

### **Advantages**

- Nondestructive, automated, rapid

 Whole-wafer maps allow rapid identification of inhomogeneities, misfit dislocations and stacking faults

Can be added added to Raman system

 High-resolution room-temperature PL mapping (SiPHER) has been demonstrated for both Si and SiGe wafers

Correlates well with EPD

### Disadvantages

March 15, 2005

 Can require cryogenic cooling of sample for best sensitivity 00000000

Counting dislocations in TEM

#### <u>0.21 x 0.17 mm</u>



MISFIT DISLOCATIONS PROPAGATE AT THE SI/SIGE INTERFACE

#### 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale M and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

42

All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



Overview of Strained Si Metrology for Strained-Si Metrology for Defect Analysis Metrology for Substrate Characterization Metrology for Process Effects Emerging In-Line Metrology Summary

March 15, 2005 43 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004



### Summary

- Significant achievements in strained-Si on bulk and on insulator substrates.
- Device performance is sensitive to subtle changes in strain, film morphology, and defectivity.
- Metrology advances must be made to monitor substrates and detect process changes during manufacturing.
- Minimum detection size should keep step with technology node dimensions.
- Surface, embedded, and interface defects are increasingly important for device performance.
- Very rough surface (cross-hatch) due to misfit dislocations will be challenging for inline optical inspection.
- Ultra-thin films are increasingly used, requiring shallow penetration depths.
- Determining composition and strain on the deep sub-micron device length scale is an unsolved problem.
- In-line metrology tools using these techniques are still under development.

March 15, 2005 44 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale <sup>M</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004





March 15, 2005 45 2005 International Conference on Characterization and Metrology for ULSI Technology, University of Texas at Dallas Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004

