# B

### Model-Specific Registers (MSRs)

#### APPENDIX B MODEL-SPECIFIC REGISTERS (MSRS)

Table B-1 lists the model-specific registers (MSRs) that can be read with the RDMSR and written with the WRMSR instructions. Register addresses are given in both hexadecimal and decimal; the register name is the mnemonic register name; the bit description describes individual bits in registers.

#### NOTE

The registers with addresses 0H, 1H, 10H, 11H, 12H, and 13H in Table B-1 are available only in the Pentium processor. Code code that accesses registers 0H, 1H, and 10H will run on a P6 family processor without generating exceptions; however, code that accesses registers 11H, 12H, and 13H will generate exceptions on a P6 family processor. The MSRs in this table that are shaded are available only in the Pentium II and later processors in the P6 family.

| Register Address |     |                                                     |                                                                           |
|------------------|-----|-----------------------------------------------------|---------------------------------------------------------------------------|
| Hex              | Dec | Register Name                                       | Bit Description                                                           |
| OН               | 0   | P5_MC_ADDR<br>(Pentium <sup>®</sup> Processor Only) |                                                                           |
| 1H               | 1   | P5_MC_TYPE<br>(Pentium Processor Only)              |                                                                           |
| 10H              | 16  | TSC                                                 |                                                                           |
| 11H              | 17  | CESR<br>(Pentium Processor Only)                    |                                                                           |
| 12H              | 18  | CTR0<br>(Pentium Processor Only)                    |                                                                           |
| 13H              | 19  | CTR1<br>(Pentium Processor Only)                    |                                                                           |
| 1BH              | 27  | APICBASE                                            |                                                                           |
|                  |     | 7:0                                                 | Reserved                                                                  |
|                  |     | 8                                                   | Boot Strap Processor indicator Bit. BSP= 1                                |
|                  |     | 10:9                                                | Reserved                                                                  |
|                  |     | 11                                                  | APIC Global Enable Bit - Permanent til reset<br>Enabled = 1, Disabled = 0 |
|                  |     | 31:12                                               | APIC Base Address                                                         |
|                  |     | 63:32                                               | Reserved                                                                  |

## int<sub>el</sub>.

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register Address |     |                |                                                                                                          |
|------------------|-----|----------------|----------------------------------------------------------------------------------------------------------|
| Hex              | Dec | Register Name  | Bit Description                                                                                          |
| 2AH              | 42  | EBL_CR_POWERON |                                                                                                          |
|                  |     | 0              | Reserved                                                                                                 |
|                  |     | 1              | Data Error Checking Enable<br>1 = Enabled<br>0 = Disabled<br>Read/Write                                  |
|                  |     | 2              | Response Error Checking Enable<br>FRCERR Observation Enable<br>1 = Enabled<br>0 = Disabled<br>Read/Write |
|                  |     | 3              | AERR# Drive Enable<br>1 = Enabled<br>0 = Disabled<br>Read/Write                                          |
|                  |     | 4              | BERR# Enable for initiator bus requests<br>1 = Enabled<br>0 = Disabled<br>Read/Write                     |
|                  |     | 5              | Reserved                                                                                                 |
|                  |     | 6              | BERR# Enable for initiator internal errors<br>1 = Enabled<br>0 = Disabled<br>Read/Write                  |
|                  |     | 7              | BINIT# Driver Enable<br>1 = Enabled<br>0 = Disabled<br>Read/Write                                        |
|                  |     | 8              | Output Tri-state Enabled<br>1 = Enabled<br>0 = Disabled<br>Read                                          |
|                  |     | 9              | Execute BIST<br>1 = Enabled<br>0 = Disabled<br>Read                                                      |
|                  |     | 10             | AERR# Observation Enabled<br>1 = Enabled<br>0 = Disabled<br>Read                                         |
|                  |     | 11             | Reserved                                                                                                 |

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register Address |     |                 |                                                                                                                                                                                   |
|------------------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hex              | Dec | Register Name   | Bit Description                                                                                                                                                                   |
|                  |     | 12              | BINIT# Observation Enabled<br>1 = Enabled<br>0 = Disabled<br>Read Only                                                                                                            |
|                  |     | 13              | In Order Queue Depth<br>1 = 1<br>0 = 8<br>Read Only                                                                                                                               |
|                  |     | 14              | 1M Power on Reset Vector<br>1 = 1M<br>0 = 4G<br>Read Only                                                                                                                         |
|                  |     | 15              | FRC Mode Enable<br>1 = Enabled<br>0 = Disabled<br>Read Only                                                                                                                       |
|                  |     | 17:16           | APIC Cluster ID<br>Read Only                                                                                                                                                      |
|                  |     | 21: 20          | Symmetric Arbitration ID<br>Read Only                                                                                                                                             |
|                  |     | 24:22           | Clock Frequency Ratio<br>Read Only                                                                                                                                                |
|                  |     | 25              | Reserved                                                                                                                                                                          |
|                  |     | 26              | Low Power Mode Enable, 1 = Enabled<br>Default - Low Power Mode Enabled for Pentium II<br>Processor<br>Default - Low Power Mode Disabled for P6 Family<br>Processors<br>Read/Write |
|                  |     | 31:27           | Reserved                                                                                                                                                                          |
| 33H              | 51  | TEST_CTL        | Test Control Register                                                                                                                                                             |
|                  |     | 29:0            | Reserved                                                                                                                                                                          |
|                  |     | 30              | Streaming Buffer Disable                                                                                                                                                          |
|                  |     | 31              | Disable LOCK# assertion for split locked access                                                                                                                                   |
| 79H              | 121 | BIOS_UPDT_TRIG  | BIOS Update Trigger Register                                                                                                                                                      |
| 88               | 136 | BBL_CR_D0[63:0] | Chunk 0 data register D[63:0]: used to write to and read from the L2                                                                                                              |
| 89               | 137 | BBL_CR_D1[63:0] | Chunk 1 data register D[63:0]: used to write to and read from the L2                                                                                                              |
| 8A               | 138 | BBL_CR_D2[63:0] | Chunk 2 data register D[63:0]: used to write to and read from the L2                                                                                                              |

I

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register Address |     |                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hex              | Dec | Register Name                                                                                                                                                                                                                                                                                                                             | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8BH              | 139 | BIOS_SIGN/BBL_CR_D3[<br>63:0]                                                                                                                                                                                                                                                                                                             | BIOS Update Signature Register or Chunk 3 data<br>register D[63:0]: used to write to and read from the L2<br>depending on the usage model                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| C1H              | 193 | PERFCTR0                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| C2H              | 194 | PERFCTR1                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| FEH              | 254 | MTRRcap                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 116              | 278 | BBL_CR_ADDR [63:0]<br>BBL_CR_ADDR [63:32]<br>BBL_CR_ADDR [31:3]<br>BBL_CR_ADDR [2:0]                                                                                                                                                                                                                                                      | Address register: used to send specified address<br>(A31-A3) to L2 during cache initialization accesses.<br>Reserved,<br>Address bits [35:3]<br>Reserved Set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 118              | 280 | BBL_CR_DECC[63:0]                                                                                                                                                                                                                                                                                                                         | Data ECC register D[7:0]: used to write ECC and read ECC to/from L2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 119              | 281 | BBL_CR_CTL<br>BL_CR_CTL[63:19]<br>BBL_CR_CTL[18]<br>BBL_CR_CTL[17]<br>BBL_CR_CTL[16]<br>BBL_CR_CTL[15:14]<br>BBL_CR_CTL[15:14]<br>BBL_CR_CTL[13:12]<br>BBL_CR_CTL[13:12]<br>BBL_CR_CTL[7]<br>BBL_CR_CTL[6:5]<br>BBL_CR_CTL[6:5]<br>BBL_CR_CTL[4:0]<br>01100<br>01110<br>01111<br>00010<br>00011<br>010 + MESI encode<br>111 + MESI encode | Control register: used to program L2 commands to be<br>issued via cache configuration accesses mechanism.<br>Also receives L2 lookup response<br>Reserved<br>User supplied ECC<br>Reserved<br>L2 Hit<br>Reserved<br>State from L2<br>Modified - 11,Exclusive - 10, Shared - 01, Invalid - 00<br>Way from L2<br>Way 0 - 00, Way 1 - 01, Way 2 - 10, Way 3 - 11<br>Way to L2<br>Reserved<br>State to L2<br>L2 Command<br>Data Read w/ LRU update (RLU)<br>Tag Read w/ Data Read (TRR)<br>Tag Inquire (TI)<br>L2 Control Register Read (CR)<br>L2 Control Register Write (CW)<br>Tag Write w/ Data Write (TWW) |
| 11A              | 282 | 100 + MESI encode<br>BBL_CR_TRIG                                                                                                                                                                                                                                                                                                          | Tag Write (TW)<br>Trigger register: used to initiate a cache configuration<br>accesses access, Write only with Data=0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11B              | 283 | BBL_CR_BUSY                                                                                                                                                                                                                                                                                                                               | Busy register: indicates when a cache configuration<br>accesses L2 command is in progress. D[0] = 1 =<br>BUSY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### MODEL-SPECIFIC REGISTERS (MSRS)

|                  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ic Registers (MSRS) (Contd.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register Address |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Hex              | Dec | Register Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11E              | 286 | BBL_CR_CTL[63:26]<br>BBL_CR_CTL[25]<br>BBL_CR_CTL[24]<br>BBL_CR_CTL[23]<br>BBL_CR_CTL[23]<br>BBL_CR_CTL[22:20]<br>111<br>110<br>101<br>100<br>011<br>010<br>001<br>001<br>001<br>001<br>001<br>000<br>BBL_CR_CTL[19]<br>BBL_CR_CTL[19]<br>BBL_CR_CTL[19]<br>BBL_CR_CTL[18]<br>BBL_CR_CTL[17]<br>BBL_CR_CTL[10:9]<br>00<br>01<br>10<br>11<br>BBL_CR_CTL[6]<br>BBL_CR_CTL[4:1]<br>BBL_CR_CTL[0]<br>CR_CTL[0]<br>00<br>01<br>01<br>01<br>01<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>01<br>00<br>00 | Control register 3: used to configure the L2 Cache<br>Reserved<br>Cache bus fraction (read only)<br>Reserved<br>L2 Hardware Disable (read only)<br>L2 Physical Address Range support<br>64Gbytes<br>32Gbytes<br>16Gbytes<br>8Gbytes<br>2Gbytes<br>16Bytes<br>512Mbytes<br>Reserved<br>Cache State error checking enable (read/write)<br>Cache size per bank (read/write)<br>256Kbytes<br>512Kbytes<br>1Mbyte<br>2Mbyte<br>4Mbytes<br>Number of L2 banks (read only)<br>L2 Associativity (read only)<br>Direct Mapped<br>2 Way<br>4 Way<br>Reserved<br>L2 Enabled (read/write)<br>CRTN Parity Check Enable (read/write)<br>Address Parity Check Enable (read/write)<br>ECC Check Enable (read/write)<br>L2 Cache Latency (read/write)<br>L2 Configured (read/write) |
| 179H             | 377 | MCG_CAP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 17AH             | 378 | MCG_STATUS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 17BH             | 379 | MCG_CTL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 186H             | 390 | EVNTSEL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                  |     | 7:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Event Select<br>(See Performance Counter section for a list of event<br>encodings)<br>UMASK:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                  |     | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | UNIASK.<br>Unit Mask Register Set to 0 to enable all count options<br>USER:<br>Controls the counting of events at Privilege levels of 1,<br>2, and 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register | Address |               |                                                                                                        |
|----------|---------|---------------|--------------------------------------------------------------------------------------------------------|
| Hex      | Dec     | Register Name | Bit Description                                                                                        |
|          |         | 17            | OS:<br>Controls the counting of events at Privilege level of 0                                         |
|          |         | 18            | E:<br>Occurrence/Duration Mode Select<br>1 = Occurrence<br>0 = Duration                                |
|          |         | 19            | PC:<br>Enabled the signalling of performance counter<br>overflow via BP0 pin                           |
|          |         | 20            | INT:<br>Enables the signalling of counter overflow via input to<br>APIC<br>1 = Enable<br>0 = Disable   |
|          |         | 22            | ENABLE:<br>Enables the counting of performance events in both<br>counters<br>1 = Enable<br>0 = Disable |
|          |         | 23            | INV:<br>Inverts the result of the CMASK condition<br>1 = Inverted<br>0 = Non-Inverted                  |
|          |         | 31:24         | CMASK:<br>Counter Mask                                                                                 |
| 187H     | 391     | EVNTSEL1      |                                                                                                        |
|          |         | 7:0           | Event Select<br>(See Performance Counter section for a list of event<br>encodings)                     |
|          |         | 15:8          | UMASK:<br>Unit Mask Register Set to Zero to enable all count<br>options                                |
|          |         | 16            | USER:<br>Controls the counting of events at Privilege levels of 1,<br>2, and 3                         |
|          |         | 17            | OS:<br>Controls the counting of events at Privilege level of 0                                         |
|          |         | 18            | E:<br>Occurrence/Duration Mode Select<br>1 = Occurrence<br>0 = Duration                                |
|          |         | 19            | PC:<br>Enabled the signalling of performance counter<br>overflow via BP0 pin.                          |

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register Address |     |                   |                                                                                                      |
|------------------|-----|-------------------|------------------------------------------------------------------------------------------------------|
| Hex              | Dec | Register Name     | Bit Description                                                                                      |
|                  |     | 20                | INT:<br>Enables the signalling of counter overflow via input to<br>APIC<br>1 = Enable<br>0 = Disable |
|                  |     | 23                | INV:<br>Inverts the result of the CMASK condition<br>1 = Inverted<br>0 = Non-Inverted                |
|                  |     | 31:24             | CMASK:<br>Counter Mask                                                                               |
| 1D9H             | 473 | DEBUGCTLMSR       |                                                                                                      |
|                  |     | 0                 | Enable/Disable Last Branch Records                                                                   |
|                  |     | 1                 | Branch Trap Flag                                                                                     |
|                  |     | 2                 | Performance Monitoring/Break Point Pins                                                              |
|                  |     | 3                 | Performance Monitoring/Break Point Pins                                                              |
|                  |     | 4                 | Performance Monitoring/Break Point Pins                                                              |
|                  |     | 5                 | Performance Monitoring/Break Point Pins                                                              |
|                  |     | 6                 | Enable/Disable Execution Trace Messages                                                              |
|                  |     | 13:7              | Reserved                                                                                             |
|                  |     | 14                | Enable/Disable Execution Trace Messages                                                              |
|                  |     | 15                | Enable/Disable Execution Trace Messages                                                              |
| 1DBH             | 475 | LASTBRANCHFROMIP  |                                                                                                      |
| 1DCH             | 476 | LASTBRANCHTOIP    |                                                                                                      |
| 1DDH             | 477 | LASTINTFROMIP     |                                                                                                      |
| 1DEH             | 478 | LASTINTTOIP       |                                                                                                      |
| 1E0H             | 480 | ROB_CR_BKUPTMPDR6 |                                                                                                      |
|                  |     | 1:0               | Reserved                                                                                             |
|                  |     | 2                 | Fast String Enable bit. Default is enabled                                                           |
| 200H             | 512 | MTRRphysBase0     |                                                                                                      |
| 201H             | 513 | MTRRphysMask0     |                                                                                                      |
| 202H             | 514 | MTRRphysBase1     |                                                                                                      |
| 203H             | 515 | MTRRphysMask1     |                                                                                                      |
| 204H             | 516 | MTRRphysBase2     |                                                                                                      |
| 205H             | 517 | MTRRphysMask2     |                                                                                                      |

I

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register Address |      | · · ·            |                     |
|------------------|------|------------------|---------------------|
| Hex              | Dec  | Register Name    | Bit Description     |
| 206H             | 518  | MTRRphysBase3    |                     |
| 207H             | 519  | MTRRphysMask3    |                     |
| 208H             | 520  | MTRRphysBase4    |                     |
| 209H             | 521  | MTRRphysMask4    |                     |
| 20AH             | 522  | MTRRphysBase5    |                     |
| 20BH             | 523  | MTRRphysMask5    |                     |
| 20CH             | 524  | MTRRphysBase6    |                     |
| 20DH             | 525  | MTRRphysMask6    |                     |
| 20EH             | 526  | MTRRphysBase7    |                     |
| 20FH             | 527  | MTRRphysMask7    |                     |
| 250H             | 592  | MTRRfix64K_00000 |                     |
| 258H             | 600  | MTRRfix16K_80000 |                     |
| 259H             | 601  | MTRRfix16K_A0000 |                     |
| 268H             | 616  | MTRRfix4K_C0000  |                     |
| 269H             | 617  | MTRRfix4K_C8000  |                     |
| 26AH             | 618  | MTRRfix4K_D0000  |                     |
| 26BH             | 619  | MTRRfix4K_D8000  |                     |
| 26CH             | 620  | MTRRfix4K_E0000  |                     |
| 26DH             | 621  | MTRRfix4K_E8000  |                     |
| 26EH             | 622  | MTRRfix4K_F0000  |                     |
| 26FH             | 623  | MTRRfix4K_F8000  |                     |
| 2FFH             | 767  | MTRRdefType      |                     |
|                  |      | 2:0              | Default memory type |
|                  |      | 10               | Fixed MTRR enable   |
|                  |      | 11               | MTRR Enable         |
| 400H             | 1024 | MC0_CTL          |                     |
| 401H             | 1025 | MC0_STATUS       |                     |
|                  |      | 63               | MC_STATUS_V         |
|                  |      | 62               | MC_STATUS_O         |
|                  |      | 61               | MC_STATUS_UC        |
|                  |      | 60               | MC_STATUS_EN        |
|                  |      | 59               | MC_STATUS_MISCV     |

#### MODEL-SPECIFIC REGISTERS (MSRS)

| Register Address |      |               |                                                                             |  |
|------------------|------|---------------|-----------------------------------------------------------------------------|--|
| Hex Dec          |      | Register Name | Bit Description                                                             |  |
|                  |      | 58            | MC_STATUS_ADDRV                                                             |  |
|                  |      | 57            | MC_STATUS_DAM                                                               |  |
|                  |      | 31:16         | MC_STATUS_MSCOD                                                             |  |
|                  |      | 15:0          | MC_STATUS_MCACOD                                                            |  |
| 402H             | 1026 | MC0_ADDR      |                                                                             |  |
| 403H             | 1027 | MC0_MISC      | Defined in MCA architecture but not implemented in the P6 family processors |  |
| 404H             | 1028 | MC1_CTL       |                                                                             |  |
| 405H             | 1029 | MC1_STATUS    | Bit definitions same as MC0_STATUS                                          |  |
| 406H             | 1030 | MC1_ADDR      |                                                                             |  |
| 407H             | 1031 | MC1_MISC      | Defined in MCA architecture but not implemented in the P6 family processors |  |
| 408H             | 1032 | MC2_CTL       |                                                                             |  |
| 409H             | 1033 | MC2_STATUS    | Bit definitions same as MC0_STATUS                                          |  |
| 40AH             | 1034 | MC2_ADDR      |                                                                             |  |
| 40BH             | 1035 | MC2_MISC      | Defined in MCA architecture but not implemented in the P6 family processors |  |
| 40CH             | 1036 | MC4_CTL       |                                                                             |  |
| 40DH             | 1037 | MC4_STATUS    | Bit definitions same as MC0_STATUS                                          |  |
| 40EH             | 1038 | MC4_ADDR      | Defined in MCA architecture but not implemented in P6 Family processors     |  |
| 40FH             | 1039 | MC4_MISC      | Defined in MCA architecture but not implemented in the P6 family processors |  |
| 410H             | 1040 | MC3_CTL       |                                                                             |  |
| 411H             | 1041 | MC3_STATUS    | Bit definitions same as MC0_STATUS                                          |  |
| 412H             | 1042 | MC3_ADDR      |                                                                             |  |
| 413H             | 1043 | MC3_MISC      | Defined in MCA architecture but not implemented in the P6 family processors |  |